Layout Minimization of CMOS Cells

Layout Minimization of CMOS Cells
Author :
Publisher : Springer Science & Business Media
Total Pages : 176
Release :
ISBN-10 : 9781461536246
ISBN-13 : 1461536243
Rating : 4/5 (46 Downloads)

Book Synopsis Layout Minimization of CMOS Cells by : Robert L. Maziasz

Download or read book Layout Minimization of CMOS Cells written by Robert L. Maziasz and published by Springer Science & Business Media. This book was released on 2012-12-06 with total page 176 pages. Available in PDF, EPUB and Kindle. Book excerpt: The layout of an integrated circuit (lC) is the process of assigning geometric shape, size and position to the components (transistors and connections) used in its fabrication. Since the number of components in modem ICs is enormous, computer aided-design (CAD) programs are required to automate the difficult layout process. Prior CAD methods are inexact or limited in scope, and produce layouts whose area, and consequently manufacturing costs, are larger than necessary. This book addresses the problem of minimizing exactly the layout area of an important class of basic IC structures called CMOS cells. First, we precisely define the possible goals in area minimization for such cells, namely width and height minimization, with allowance for area-reducing reordering of transistors. We reformulate the layout problem in terms of a graph model and develop new graph-theoretic concepts that completely characterize the fundamental area minimization problems for series-parallel and nonseries-parallel circuits. These concepts lead to practical algorithms that solve all the basic layout minimization problems exactly, both for a single cell and for a one-dimensional array of such cells. Although a few of these layout problems have been solved or partially solved previously, we present here the first complete solutions to all the problems of interest.


Layout Minimization of CMOS Cells Related Books

Layout Minimization of CMOS Cells
Language: en
Pages: 176
Authors: Robert L. Maziasz
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

The layout of an integrated circuit (lC) is the process of assigning geometric shape, size and position to the components (transistors and connections) used in
Transistor Level Micro Placement and Routing for Two-dimensional Digital VLSI Cell Synthesis
Language: en
Pages: 606
Authors: Michael Anthony Riepe
Categories: Digital electronics
Type: BOOK - Published: 1999 - Publisher:

DOWNLOAD EBOOK

The automated synthesis of mask geometry for VLSI leaf cells, referred to as the cell synthesis problem, is an important component of any structured custom inte
Integer-programming-based Layout Synthesis of Two-dimensional CMOS Cells
Language: en
Pages: 434
Authors: Ananeendra Gupta
Categories:
Type: BOOK - Published: 1997 - Publisher:

DOWNLOAD EBOOK

Direct Transistor-Level Layout for Digital Blocks
Language: en
Pages: 131
Authors: Prakash Gopalakrishnan
Categories: Technology & Engineering
Type: BOOK - Published: 2006-01-16 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, in
VLSI: Systems on a Chip
Language: en
Pages: 692
Authors: Luis Miguel Silveira
Categories: Technology & Engineering
Type: BOOK - Published: 2013-11-11 - Publisher: Springer

DOWNLOAD EBOOK

For over three decades now, silicon capacity has steadily been doubling every year and a half with equally staggering improvements continuously being observed i