Analysis of Cache Networking by NoC and Segmented Bus

Analysis of Cache Networking by NoC and Segmented Bus
Author :
Publisher :
Total Pages : 138
Release :
ISBN-10 : OCLC:301804986
ISBN-13 :
Rating : 4/5 (86 Downloads)

Book Synopsis Analysis of Cache Networking by NoC and Segmented Bus by : Karteek Renangi

Download or read book Analysis of Cache Networking by NoC and Segmented Bus written by Karteek Renangi and published by . This book was released on 2008 with total page 138 pages. Available in PDF, EPUB and Kindle. Book excerpt: Large on-chip caches are the next big thing in the field of multiprocessors. Extensive research has gone into modeling memory cells and designing performance enhanced cache banks, but now is the time to shift our focus towards interconnects, which seem to dominate the proceedings with the continuous shrinkage observed in process technology. As we move down into deep sub-micron technology, the interconnect parameters begin to hinder the advancements in cache utilization. It is important to address this issue by coming up with new interconnection architectures for caches which help us improve the performance in terms of latency, power and throughput of the system. Apart from network on chip and the hybrid architectures presented in earlier works, we propose new on-chip communication architectures and perform mathematical analysis for these new architectures to determine the latency and energy. Further, these mathematical expressions help us explore and bring out a comparative study of these architectures.


Analysis of Cache Networking by NoC and Segmented Bus Related Books

Analysis of Cache Networking by NoC and Segmented Bus
Language: en
Pages: 138
Authors: Karteek Renangi
Categories:
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

Large on-chip caches are the next big thing in the field of multiprocessors. Extensive research has gone into modeling memory cells and designing performance en
A Hybrid Network-on-chip and Segmented Bus Architecture for Large Caches
Language: en
Pages: 122
Authors: Chandru Velayutham
Categories:
Type: BOOK - Published: 2009 - Publisher:

DOWNLOAD EBOOK

The continual shrinking of process technologies enables many cores and large caches to be incorporated into future chips. Recent research at Intel suggests that
Network-on-Chip Architectures
Language: en
Pages: 237
Authors: Chrysostomos Nicopoulos
Categories: Technology & Engineering
Type: BOOK - Published: 2009-09-18 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

[2]. The Cell Processor from Sony, Toshiba and IBM (STI) [3], and the Sun UltraSPARC T1 (formerly codenamed Niagara) [4] signal the growing popularity of such s
Design and Analysis of Location Cache in a Network-on-chip Based Multiprocessor System
Language: en
Pages: 131
Authors: Divya Ramakrishnan
Categories:
Type: BOOK - Published: 2009 - Publisher:

DOWNLOAD EBOOK

In recent years, the direction of research to improve the performance of computing systems is focused toward chip multiprocessor (CMP) designs with multiple cor
Networks-on-Chip
Language: en
Pages: 383
Authors: Sheng Ma
Categories: Technology & Engineering
Type: BOOK - Published: 2014-12-04 - Publisher: Morgan Kaufmann

DOWNLOAD EBOOK

Networks-on-Chip: From Implementations to Programming Paradigms provides a thorough and bottom-up exploration of the whole NoC design space in a coherent and un