Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors

Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:1333978818
ISBN-13 :
Rating : 4/5 (18 Downloads)

Book Synopsis Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors by : Wenbo Dai

Download or read book Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors written by Wenbo Dai and published by . This book was released on 2017 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: Datacenters are vitally important in the information era in which we currently live. Datacenters are the key enabler of cloud computing, and host many important applications including web service and machine learning. To deliver superior application performance, it is imperative to carefully design and optimize networks in datacenters. we improve the network design in datacenters at two granularities. At the high level, we optimize datacenter networks to better handle collective communication and network failures. At a lower level, we propose sampled approaches to enable fast and accurate evaluation for Network-on-Chips (NoCs) that are widely used in Chip-Multiprocessors (CMPs). Current datacenters rely on IP multicast and TCP incast to support collective communication, or one-to-many and many-to-one traffic. However, they struggle to meet the latency, throughput and scalability requirements posed by modern datacenters. We present McLink and rMcLink, an efficient and scalable collective communication solution. In McLink, we distribute multicast packets in a table-free, tree-based manner. rMcLink aggregates incast packets on-the-fly as they travel towards their destination, reducing network bandwidth consumed by incast traffic. Our simulation results show that McLink reduces multicast packet delay by 16%, and rMcLink improves incast TCP flow finish time by 82%. Datacenter networks are subject to failures. In this work, we design a fault-tolerant routing protocol, GatewayPath. We propose a graph-partitioning based algorithm to forward packets around failures. It also allows further optimization to be applied towards shortest path or load balance. Our evaluation shows that GatewayPath improves convergence time by more than 80%; meanwhile the packet delay is on par with that of a traditional link-state fault-tolerant routing protocol. For CMPs used in datacenter servers, full system simulations are widely used to evaluate their performance. Full system simulations are accurate but prohibitively slow, limiting the range and depth of design space exploration. We focus on accelerating NoC simulation via the use of sampling techniques. We propose NoCLabs and NoCPoint, two sampling methodologies utilizing statistical sampling theory and traffic phase behavior, respectively. Experimental results show that NoCLabs and NoCPoint estimate NoC performance with an average error of 7% while achieving one order of magnitude speedup.


Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors Related Books

Network Improvement and Evaluation in Datacenters and Chip-Multiprocessors
Language: en
Pages:
Authors: Wenbo Dai
Categories:
Type: BOOK - Published: 2017 - Publisher:

DOWNLOAD EBOOK

Datacenters are vitally important in the information era in which we currently live. Datacenters are the key enabler of cloud computing, and host many important
Reimagining the Role of Network-on-Chip Resources Toward Improving Chip Multiprocessor Performance
Language: en
Pages: 141
Authors: Karthik Sangaiah
Categories: Computer architecture
Type: BOOK - Published: 2020 - Publisher:

DOWNLOAD EBOOK

The design of on-chip communication networks is paramount to sustaining and improving the computation throughput of many-core chip multiprocessors (CMP). As adv
Interconnection Network Reliability Evaluation
Language: en
Pages: 240
Authors: Neeraj Kumar Goyal
Categories: Computers
Type: BOOK - Published: 2020-10-28 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

This book presents novel and efficient tools, techniques and approaches for reliability evaluation, reliability analysis, and design of reliable communication n
Network-on-chip Implementation and Performance Improvement Through Workload Characterization and Congestion Awareness
Language: en
Pages: 350
Authors: Paul V. Gratz
Categories: Computer architecture
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

Off-chip interconnection networks provide for communication between processors and components within computer systems. Semiconductor process technology trends h
On-Chip Networks, Second Edition
Language: en
Pages: 192
Authors: Natalie Enright Jerger
Categories: Technology & Engineering
Type: BOOK - Published: 2022-05-31 - Publisher: Springer Nature

DOWNLOAD EBOOK

This book targets engineers and researchers familiar with basic computer architecture concepts who are interested in learning about on-chip networks. This work